

Figure C.3: The LC-3b data path

provide you with the additional flexibility of more states, so we have selected a control store consisting of  $2^6$  locations.

An SSP Register, controlled by the LD.SSP signal is added. This register captures data from the bus and serves as an input to the RFMUX, which toggles between bus data and the SSP Register output to load SSP data into R6.

GatePC1 transmits the Program Counter (PC), decremented by 2, onto the bus.

The ALUBMUX selects between src2, +2, and -2, facilitating the increment or decrement of R6 by 2.

SR1MUX1 and DRMUX1 set the source and destination register to R6, respectively, enabling R6 to function as a stack pointer.

ISR\_ADDRMUX switches between 0x0202, 0x0204, 0x0206, 0x0208, and 0x020A (Address in the interrupt vector table), depending on the exception or interrupt, loading the selected address into ISR ADDR when LD.ISR ADDR is high.

MARMUX2 selects between bus data, ISR\_ADDR, Physical Address, and Address of the PTE output to feed into the MAR register, aiding in ISR address loading.

PSR15MUX manages the PSR[15] bit, indicating user vs. supervisor privilege. LD.PSR15 loads PSR15MUX's output into PSR[15]. Additionally, LD.PSR loads the PSR from the bus, while GatePSR outputs the PSR onto the bus.

MDRMUX selects between MDR and modified MDR

MR register keeps track of whether it is a load or store operation



States 8, 36, 38, 23, 24, 26, and 34 implement the RTI (Return from Interrupt) instruction.

- States 8, 36, and 38: Pop the program counter (PC) stored at the stack pointer (R6).
- State 23: Increment the stack pointer by 2.
- State 26: Restores the R6 value
- States 24 and 34: Pop the program status register (PSR) and disable interrupts.

**States 33, 58, and 31** check for unaligned address, protection, and page fault exceptions, respectively. All of them diverge to starting **State 35**, which is responsible for storing the PC and PSR on the stack in case of an interrupt or exception, via **States 62, 63 and 61**, respectively.

- **State 41**: Contains the address of the timer interrupt service routine (ISR) in the interrupt vector table.
- State 63: Contains the address of the protection exception ISR in the interrupt vector table.
- **State 62**: Contains the address of the unaligned address exception ISR in the interrupt vector table.
- State 61: Contains the address of the page fault exception ISR in the interrupt vector table.
- State 11: Contains the address of the unknown opcode exception in the interrupt vector table.

State 51 is executed if there are no interrupts or exceptions. It transitions to State 48 (if LDB), State 52 (if LDW), State 53 (if STW), State 49 (if STB) and State 40 (if Fetch)



Added IRD1 Mux to select states i.e. 48, 52, 53, and 49 from the state 31. The IR[13] (2nd bit) is tied to 0 to enable state transitions  $48 \rightarrow 50$  and  $52 \rightarrow 54$ .

Added IRD2 Mux is added to enable the state transition for jump instruction.

The Fetch Mux has been added to facilitate the transition to State 40 during the instruction fetch process.

Requirement  $\rightarrow$  Protection, Unaligned Address, and Interrupt Conditions The above requirements led to the addition of the COND2 signal.

COND = 110 (Protection Exception)

COND = 101 (Unaligned Address Exception)

COND = 111 (Timer Interrupt)

The Unaligned Address Exception is triggered when VA[0] == 1
The Protection Exception is triggered if the MDR[3] == 0 i.e. the page is protected
The Protection Exception is triggered if the MDR[2] == 0 i.e. the page isn't valid
The Timer Interrupt is triggered when the interrupt vector is 0x01 and the system is in user
mode (i.e., PSR[15] = 1).



LD.PSR  $\rightarrow$  Loads the bus data on the PSR LD.PSR15  $\rightarrow$  Loads either 0 or 1 on the PSR[15] bit

 $LD.SSP \rightarrow Loads$  the bus data on the SSP register.

LD.ISR\_ADDR → Loads the ISR\_ADDRMUX output on the ISR\_ADDR register

 $GatePSR \rightarrow Loads$  the PSR register data on the bus.

GatePC → Loads the PC register data on the bus

RFMUX → Select between SSP and bus as Register File Input

ALUBMUX → Select between Reg File 2nd output, +2, and -2 as an ALU input

ISR\_ADDRMUX →Select between 0x0202, 0x204, 0x0206, 0x0208, and 0x020A as ISR address

PSR15MUX →Select between 0 and 1 for the PSR[15] bit

SR1MUX1 → Select between SRMUX output and R6 as a source register

DR1MUX1 → Selects between DRMUX output and R6 as the destination register

 $\mathsf{MARMUX2} \to \mathsf{Selects} \ \mathsf{between} \ \mathsf{data} \ \mathsf{on} \ \mathsf{the} \ \mathsf{bus}, \ \mathsf{ISR\_ADDR} \ \mathsf{register}, \ \mathsf{Physical} \ \mathsf{Address},$ 

Address of PTE

FETCH\_SET → set the fetch register

 $FETCH\_RESET \rightarrow Reset \ the \ fetch \ register$ 

MRMUX →Select between 01 and 11

MDRMUX → Select between MDR and MDR | MR (Modified MDR)

LD.MR → Load MR Register

LD.VA → Load VA Register